# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs and LSTTL Compatible Inputs

## **High-Performance Silicon-Gate CMOS**

The MC74HCT595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

The HCT595A directly interfaces with the SPI serial data port on CMOS MPUs and MCUs. The device inputs are compatible with standard CMOS or LSTTL outputs.

### **Features**

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 328 FETs or 82 Equivalent Gates
- Improvements over HC595 / HCT595
  - Improved Propagation Delays
  - 50% Lower Quiescent Power
  - Improved Input Noise and Latchup Immunity
- Pb-Free Packages are Available\*



### ON Semiconductor®

http://onsemi.com

### MARKING DIAGRAMS



SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G, = Pb-Free Package

(Note: Microdot may be in either location)

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.





### **ORDERING INFORMATION**

| Device           | Package                | Shipping <sup>†</sup> |
|------------------|------------------------|-----------------------|
| MC74HCT595ADG    | SOIC-16<br>(Pb-Free)   | 48 Units / Rail       |
| MC74HCT595ADR2G  | SOIC-16<br>(Pb-Free)   | 2500 Tape & Reel      |
| MC74HCT595ADTG   | TSSOP-16*              | 96 Units / Rail       |
| MC74HCT595ADTR2G | TSSOP-16*<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free.

### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                               | Value                      | Unit |
|------------------|-----------------------------------------------------------------------------------------|----------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                   | - 0.5 to + 7.0             | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                    | $-0.5$ to $V_{CC}$ + $0.5$ | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                   | $-0.5$ to $V_{CC}$ + $0.5$ | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                               | ± 20                       | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                              | ± 35                       | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                         | ± 75                       | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package† TSSOP Package†                            | 500<br>450                 | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                     | - 65 to + 150              | °C   |
| $T_L$            | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260                        | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, V<sub>in</sub> and Vout should be constrained to the range GND  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>CC</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device

SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C †Derating

### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min         | Max             | Unit |
|------------------------------------|------------------------------------------------------|-------------|-----------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 4.5         | 5.5             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0           | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature Range, All Package Types       | <b>– 55</b> | + 125           | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise/Fall Time (Figure 1)                      | 0           | 500             | ns   |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                                                                               |                                                                                         | V <sub>CC</sub>  | Guaranteed Limit |        |         |      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------|------------------|--------|---------|------|
| Symbol          | Parameter                                                                                                                     | Test Conditions                                                                         | V                | – 55 to 25°C     | ≤ 85°C | ≤ 125°C | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage                                                                                           | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$                          | 4.5<br>to<br>5.5 | 2.0              | 2.0    | 2.0     | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                                                                                            | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$ | 4.5<br>to<br>5.5 | 0.8              | 0.8    | 0.8     | ٧    |
| V <sub>OH</sub> | $\begin{array}{c} \mbox{Minimum High-Level Output} \\ \mbox{Voltage, } \mbox{Q}_{\mbox{A}} - \mbox{Q}_{\mbox{H}} \end{array}$ | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                      | 4.5              | 4.4              | 4.4    | 4.4     | V    |
|                 |                                                                                                                               | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad  I_{out}  \le 6.0 \text{ mA}$                | 4.5              | 3.98             | 3.84   | 3.7     |      |
| V <sub>OL</sub> | $\begin{array}{c} \text{Maximum Low-Level Output} \\ \text{Voltage, } Q_{\text{A}} - Q_{\text{H}} \end{array}$                | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                      | 4.5              | 0.1              | 0.1    | 0.1     | V    |
|                 |                                                                                                                               | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad  I_{out}  \le 6.0 \text{ mA}$                | 4.5              | 0.26             | 0.33   | 0.4     |      |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage, SQ <sub>H</sub>                                                                         | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$II_{out}I \leq 20 \ \mu A$                     | 4.5              | 4.4              | 4.4    | 4.4     | V    |
|                 |                                                                                                                               | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad II_{out}I \leq 4.0 \text{ mA}$               | 4.5              | 3.98             | 3.84   | 3.7     |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage, SQ <sub>H</sub>                                                                          | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$II_{out}I \leq 20 \ \mu A$                     | 4.5              | 0.1              | 0.1    | 0.1     | V    |
|                 |                                                                                                                               | $V_{in} = V_{IH} \text{ or } V_{IL} \qquad II_{out}I \leq 4.0 \text{ mA}$               | 4.5              | 0.26             | 0.33   | 0.4     |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                                                                                              | V <sub>in</sub> = V <sub>CC</sub> or GND                                                | 5.5              | ± 0.1            | ± 1.0  | ± 1.0   | μΑ   |
| l <sub>OZ</sub> | Maximum Three–State<br>Leakage<br>Current, Q <sub>A</sub> – Q <sub>H</sub>                                                    | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND  | 5.5              | ± 0.5            | ± 5.0  | ± 10    | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package)                                                                             | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                            | 5.5              | 4.0              | 40     | 160     | μΑ   |
| $\Delta I_{CC}$ | Additional Quiescent Supply                                                                                                   |                                                                                         |                  | ≥ <b>–55</b> °C  | 25 to  | 125°C   |      |
|                 | Current                                                                                                                       | V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs<br>I <sub>out</sub> = 0μΑ        | 5.5              | 2.9              | 2      | .4      | mA   |

### AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                        |                                                                                                          | V <sub>CC</sub> | Guar         |        |         |      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|--------------|--------|---------|------|
| Symbol                                 | Parameter                                                                                                | v               | – 55 to 25°C | ≤ 85°C | ≤ 125°C | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                               | 4.5 to<br>5.5   | 30           | 24     | 20      | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                              | 4.5 to<br>5.5   | 28           | 35     | 42      | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to SQ <sub>H</sub> (Figures 2 and 7)                                    | 4.5 to<br>5.5   | 29           | 36     | 44      | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)              | 4.5 to<br>5.5   | 28           | 35     | 42      | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            | 4.5 to<br>5.5   | 30           | 38     | 45      | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            | 4.5 to<br>5.5   | 27           | 34     | 41      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)                        | 4.5 to<br>5.5   | 12           | 15     | 18      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                        | 4.5 to<br>5.5   | 15           | 19     | 22      | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                                | _               | 10           | 10     | 10      | pF   |
| C <sub>out</sub>                       | Maximum Three-State Output Capacitance (Output in High-Impedance State), Q <sub>A</sub> - Q <sub>H</sub> | _               | 15           | 15     | 15      | pF   |

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 300                                     | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                   | V <sub>CC</sub> | Guara         |                |         |      |
|---------------------------------|-------------------------------------------------------------------|-----------------|---------------|----------------|---------|------|
| Symbol                          | Parameter                                                         | v               | 25°C to -55°C | ≤ <b>85</b> °C | ≤ 125°C | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input A to Shift Clock (Figure 5) | 4.5 to<br>5.5   | 10            | 13             | 15      | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Shift Clock to Latch Clock (Figure 6)         | 4.5 to<br>5.5   | 15            | 19             | 22      | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Shift Clock to Serial Data Input A (Figure 5)  | 4.5 to<br>5.5   | 5.0           | 5.0            | 5.0     | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Shift Clock (Figure 2)   | 4.5 to<br>5.5   | 10            | 13             | 15      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                          | 4.5 to<br>5.5   | 12            | 15             | 18      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Shift Clock<br>(Figure 1)                    | 4.5 to<br>5.5   | 10            | 13             | 15      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Clock<br>(Figure 6)                    | 4.5 to<br>5.5   | 10            | 13             | 15      | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                   | 4.5 to<br>5.5   | 500           | 500            | 500     | ns   |

### **FUNCTION TABLE**

|                                                    |       |                      | Inputs         |                |                  | Resulting Function                                                                                             |                               |                                     |                                                        |
|----------------------------------------------------|-------|----------------------|----------------|----------------|------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable | Shift<br>Register<br>Contents                                                                                  | Latch<br>Register<br>Contents | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> – Q <sub>H</sub> |
| Reset shift register                               | L     | Х                    | Х              | L, H, ↓        | L                | L                                                                                                              | U                             | L                                   | U                                                      |
| Shift data into shift register                     | Н     | D                    | 1              | L, H, ↓        | L                | $\begin{array}{c} \text{D} \rightarrow \text{SR}_{A};\\ \text{SR}_{N} \rightarrow \text{SR}_{N+1} \end{array}$ | U                             | $SR_G \rightarrow SR_H$             | U                                                      |
| Shift register remains unchanged                   | Н     | Х                    | L, H, ↓        | L, H, ↓        | L                | U                                                                                                              | U                             | U                                   | U                                                      |
| Transfer shift register contents to latch register | Н     | Х                    | L, H, ↓        | 1              | L                | U                                                                                                              | $SR_N \rightarrow LR_N$       | U                                   | SR <sub>N</sub>                                        |
| Latch register remains unchanged                   | Х     | Х                    | Х              | L, H, ↓        | L                | *                                                                                                              | U                             | *                                   | U                                                      |
| Enable parallel outputs                            | Х     | Х                    | Х              | Х              | L                | *                                                                                                              | **                            | *                                   | Enabled                                                |
| Force outputs into high impedance state            | Х     | Х                    | Х              | Х              | Н                | *                                                                                                              | **                            | *                                   | Z                                                      |

SR = shift register contents

D = data (L, H) logic level

↑ = Low-to-High

\* = depends on Reset and Shift Clock inputs

LR = latch register contents

U = remains unchanged

 $\downarrow$  = High-to-Low

\*\* = depends on Latch Clock input

### **PIN DESCRIPTIONS**

### INPUTS A (Pin 14)

Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

# **CONTROL INPUTS**Shift Clock (Pin 11)

Shift Register Clock Input. A low-to-high transition on this input causes the data at the Serial Input pin to be shifted into the 8-bit shift register.

### Reset (Pin 10)

Active-low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8-bit latch is not affected.

### Latch Clock (Pin 12)

Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

### **Output Enable (Pin 13)**

Active–low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs  $(Q_A-Q_H)$  into the high–impedance state. The serial output is not affected by this control unit.

### **OUTPUTS**

Q<sub>A</sub> - Q<sub>H</sub> (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Noninverted, 3-state, latch outputs.

### SQ<sub>H</sub> (Pin 9)

Noninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.

### **SWITCHING WAVEFORMS**

 $(V_1 = 0 \text{ to } 3 \text{ V}, V_M = 1.3 \text{ V})$ 



Figure 1.



Figure 2.



Figure 3.



Figure 4.

GND

- V<sub>CC</sub>

GND





### **TEST CIRCUITS**



\*Includes all probe and jig capacitance

Figure 7.



\*Includes all probe and jig capacitance

Figure 8.

### **EXPANDED LOGIC DIAGRAM**



### **TIMING DIAGRAM**



### **PACKAGE DIMENSIONS**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIM | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.2    | 7 BSC  | 0.05  | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| Р   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

### **SOLDERING FOOTPRINT**



DIMENSIONS: MILLIMETERS

### PACKAGE DIMENSIONS

### TSSOP-16 **DT SUFFIX** CASE 948F-01



ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

16X

1 26

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

1

0.36

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**DIMENSIONS: MILLIMETERS** 

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative